# Lab3 Seven-Segment Display

## Hong-Jia Yang Southern University of Science and Technology

**Abstract**—The correct realization of digital systems depends on the accurate modeling and analysis of structure. This report summaries the process to achieve seven-segment display and use seven-segment to display a digital counter result. Based on the previous knowledge of two segments structure, structure design, the design is completed accurately and efficiently. The detailed simulation process will be discussed to analyse the systems from different aspects.

Index Terms—seven-segment display, system structure design, VHDL.

### 1 Introduction

S EVEN segment display is an electronic display device used to display decimal numbers and letters. It can display numbers (0-9), letters (A-F), and other customize characters under control. Seven segment display is widely used in digital clock, electronic instrument, basic calculator and other electronic equipment displaying digital information as an effective means of information feedback and human-computer interaction.

The 7-segment display is composed of 7 stripe LED segments (some 7-segment displays also have decimal point LED), which are arranged together in the shape of "8". Different values are generated by different lighting combinations of the seven stripe LEDs. There are two common types of seven segment displays, common anode and common cathode. A common anode 7-segment display connects all the anodes together, while a common cathode 7-segment display connects all the cathodes together.



Fig. 1. Seven-segment digital display tube

This experiment is the first time we use the learned VHDL knowledge to solve a practical case. According to the device principle of on-board peripherals, we use VHDL logic to realize some functions. Specifically, according to the working principle of the seven segment display, we will write the anode driver to realize visual persistence at 1KHz, and write the program of segment display to present the correct characters on the corresponding seven-segment position driven by the anode.

Then we will use the local part simulation method to verify our small modules respectively. For example, the hex-to-7 decoder

\*Thanks

 This work was supported in Department of Electrical and Electronic Engineering in Southern University of Science and Technology with Professor Yajun Yu, and the tutorial assistant and all classmates. and anode driver. This will greatly improve the efficiency of our system design. Then, we simulate and verify the whole system to ensure that there is no problem in all levels of simulation. Finally, we carry out on-board verification to realize a system that accepts four 4-bit digital inputs (recorded as A, B, C and D), and presents A, B, C, D, A+B, A-B, C+D and C-D in eight seven segment respectively. Finally, we will evaluate the resource occupation and delay of the system we built.

This is a project with both sequential logic and combinational logic. We will see that the two-segments structure will still play an important role in the process of writing code. At the same time, because of the multi-level structure of the system, the division of levels and the naming of signals are all important issues to be considered. Detailed code description, module block diagram, simulation circuit diagram and waveform diagram will be discussed carefully.

#### 2 PRE-LAB PREPARATION

#### 2.1 Principle of seven-segment

As shown in the Nexys user guide, the circuit for the seven segment is:



Fig. 2. Circuit for seven segment on Nexys

The seven segment display is a common anode connection mode. At the same time, Nexys connects eight seven segment displays to the same group of cathode control lines. The user lights up the eight seven segment displays by continuously and quickly cycling at the anode, and controls the cathode to display the characters in the correct position when the anode circulates to the target seven segment display. Due to the visual persistence effect, each seven point display should be refreshed continuously at a frequency of 1kHz to 60Hz.

#### 2.2 Block Diagram



Fig. 3. Block diagram for the system

I design the diagram as follow: Basically, the 8-digital seven-segmant controller contains two main parts, the Anode\_driver\_unit and the Multiple\_hex\_to\_7\_segment\_display. Anode\_driver\_unit contains the Compute\_current\_anode and Set\_anode\_decoder parts,

Compute\_current\_anode accept the input 100MHz clk signal ans reset signal, and generate a 3-bit vector indicating which seven-segment should be lighted. And Set\_anode\_decoder accept this vector and generate a 8-bit signal to control the lighting of anodes.

According to the previous lab digital counter, we should avoid using "combinational logic with registers" to generate clock signal especially when the frequency are high. So we still use Clock Wizard of IP core to generate a 10MHz signal from board 100MHz crystal oscillator. Then we use a pre\_counter to generate the 1KHz signal from 10MHz signal.

Multiple\_hex\_to\_7\_segment\_display accept the 16-bit input as the values of A, B, C and D. It contains MUX\_8\_1 and Hex\_to\_7\_decoder, MUX\_8\_1 pick out the signal to be displayed from the input according to the 3-bit vector from Compute\_current\_anode. Hex\_to\_7\_decoder transfer the picked 4-bit signal into the lighting combination of LED.

#### 2.3 Truth Table

The combinational logic of this system mainly contains the case statements. And the truth table for Hex\_to\_7\_decoder and Set\_anode\_decoder are shown as follow:

| hex values | input"hex" |   | b | С | d | е | f | g | output"segment a-g" |
|------------|------------|---|---|---|---|---|---|---|---------------------|
| 0          | 0000       | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0000001             |
| 1          | 0001       | 1 | 0 | 0 | 1 | 1 | 1 | 1 | 1001111             |
| 2          | 0010       | 0 | 0 | 1 | 0 | 0 | 1 | 0 | 0010010             |
| 3          | 0011       | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 0000110             |
| 4          | 0100       | 1 | 0 | 0 | 1 | 1 | 0 | 0 | 1001100             |
| 5          | 0101       | 0 | 1 | 0 | 0 | 1 | 0 | 0 | 0100100             |
| 6          | 0110       | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0100000             |
| 7          | 0111       | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 0001111             |
| 8          | 1000       | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0000000             |
| 9          | 1001       | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0000100             |
| Α          | 1010       | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0001000             |
| b          | 1011       | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 1100000             |
| С          | 1100       | 0 | 1 | 1 | 0 | 0 | 0 | 1 | 0110001             |
| d          | 1101       | 1 | 0 | 0 | 0 | 0 | 1 | 0 | 1000010             |
| E          | 1110       | 0 | 1 | 1 | 0 | 0 | 0 | 0 | 0110000             |
| F          | 1111       | 0 | 1 | 1 | 1 | 0 | 0 | 0 | 0111000             |
|            |            |   |   |   |   |   |   |   |                     |

Fig. 4. Truth table for Hex\_to\_7\_decoder

For Hex\_to\_7\_decoder the value for output sgement is determined by the shape of the seven-segment.

The lighting seven-segment location has the value 0.

| current<br>segment | input<br>"current" | A<br>N<br>7 | A<br>N<br>6 | A<br>N<br>5 | A<br>N<br>4 | A<br>N<br>3 | A<br>N<br>2 | A<br>N<br>1 | A<br>N<br>O | output<br>"AN_7_0" |
|--------------------|--------------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|--------------------|
| AN0                | 000                | 1           | 1           | 1           | 1           | 1           | 1           | 1           | 0           | 11111110           |
| AN1                | 001                | 1           | 1           | 1           | 1           | 1           | 1           | 0           | 1           | 11111101           |
| AN2                | 010                | 1           | 1           | 1           | 1           | 1           | 0           | 1           | 1           | 11111011           |
| AN3                | 011                | 1           | 1           | 1           | 1           | 0           | 1           | 1           | 1           | 11110111           |
| AN4                | 100                | 1           | 1           | 1           | 0           | 1           | 1           | 1           | 1           | 11101111           |
| AN5                | 101                | 1           | 1           | 0           | 1           | 1           | 1           | 1           | 1           | 11011111           |
| AN6                | 110                | 1           | 0           | 1           | 1           | 1           | 1           | 1           | 1           | 10111111           |
| AN7                | 111                | 0           | 1           | 1           | 1           | 1           | 1           | 1           | 1           | 01111111           |

Fig. 5. truth table for Set\_anode\_decoder

#### 2.4 VHDL code and Local Part Simulation

#### 2.4.1 Hex to 7 decoder

We complete the code according to the truth table.



Fig. 6. Hex\_to\_7\_decoder and its testbench

We generate the different level simulation for the Hex\_to\_7\_decoder. Results are shown in Fig 7.



Fig. 7. Hex\_to\_7\_decoder simulation results

From the result, for each condition input, the component generate true results. And from the timing simulation result, the output do not have a obvious delay for the circuit is relatively simple.

#### 2.4.2 Anode driver unit

The code for the Compute\_current\_anode is shown in Fig 8: It contains the clk\_wiz\_0, pre\_counter and Anode\_circulator.

Pre\_counter use a signal to record the input 10MHz clk, and each 10000 input clk generate a clk output. Anode\_circulator use a reg to achieve the loop of 3-bit signal b indicating which seven-segment to be lighted.



Fig. 8. Compute\_current\_anode VHDL code

And the code for Set\_anode\_decoder is in Fig 9. We complete this part according to the truth table.

Fig. 9. Set\_anode\_decoder VHDL code

The code for Anode\_Driver\_Unit and testbench is in Fig 10. We use the structure VHDL and combine Set\_anode\_decoder and Compute\_current\_anode together.

The simulation results are shown in Fig 11.

From the result, we run 9ms and find that the lighting order of the seven-segment is applied according to our setting. The timing simulation result shows small delay for the output.



Fig. 10. Anode\_Driver\_Unit and testbench



Fig. 11. Anode\_Driver\_Unit simulation result

# 2.4.3 Code for the final system:8-digital seven-segment controller

Finally, using the above local design, we complete the structure design of the full system, as shown in Fig 12. For the MUX\_8\_1 part, we cut input serial into signal A, B, C and D then generate the 8 seven-segment value of A, B, C, D, A+B, A-B, C+D, C-D. Pass the right signal to the Hex\_to\_7\_decoder according to the 3-bit signal b.

#### 3 SIMULATION RESULT

#### 3.1 Behavioral simulation

The testbench code for the full system is shown in Fig13.

We set input serial as "1010110010010111", that is, A is "0111"(7), B is "1001"(9), C is "1100"(C), D is "1010"(A). In the calculation, we ignore the effects of sign, underflow and overflow.



Fig. 12. Seven\_segment\_controller VHDL code

So A+B is "0000"(0), A-B is "1110"(E), C+D is "0110"(6) and C-D is "0010"(2).

```
we been all joint [164 all]

we let a marrier print]

and been papers controller job

and papers papers controller job

and
```

Fig. 13. Testbench code

The behavioral simulation is shown as follow: We can find that the output AN\_7\_0 and segment\_a\_g get the right value the same as our derivation. And they change value every millisecond.



Fig. 14. Behavioral simulation

#### 3.2 Post-Synthesis Simulation

Then we run the post-synthesis simulation, the functional and timing result are shown as follow:



Fig. 15. Post-Synthesis functional Simulation

|                      |         |         | .091703491 mg |          |          |                   |          |          |          |          |  |  |
|----------------------|---------|---------|---------------|----------|----------|-------------------|----------|----------|----------|----------|--|--|
| Name                 | Value   | 0.ms    | 1 mg          | 2.05     | B.ns     | 4.05              | 5 mx     | 8.ng     | P.ns     | 8 mg     |  |  |
| lè dk_sys_tb         | 0       |         |               |          |          |                   |          |          |          |          |  |  |
| % reset_sys_tb       | 0       |         |               |          |          |                   |          |          |          |          |  |  |
| > Minput_sertb(15:0) | 1010110 |         |               |          |          | 10101100100101111 |          |          |          |          |  |  |
| > M segmenttb(6:0)   | 0001010 | 0091111 | 0010103       | 0110001  | 0301030  | 0380031           | 0110098  | 0100000  | 0010010  | 0801111  |  |  |
| > MAN_7_0_sys_tb[7:0 | 1111110 | 1111110 | 11111101      | 11111011 | 11110111 | 11101111          | 11011111 | 10111111 | 01111111 | 11111110 |  |  |

Fig. 16. Post-Synthesis timing Simulation

In the timing result, we find that about 0.0017ms delay for each period. This delay is due to the gate delay and is not obvious in actual observation.

#### 3.3 Post-Implementation Simulation

In the constraints file, we use the following setting: We set the system clock port to E3, which is the 100 MHz crystal oscillator. And set reset to a button port, input serial to switches ports and anode AN\_7\_0 and segment\_a\_g result to seven-segment ports.



Fig. 17. Post-Implementation functional simulation

|                        |         |          | 1.001704021 mg |          |          |                   |          |          |         |          |  |  |
|------------------------|---------|----------|----------------|----------|----------|-------------------|----------|----------|---------|----------|--|--|
| Name                   | Value   | 0 as     | 1,85           | 2.65     | 3.85     | 4.ns              | 6.as     | 6.es     |         | 8.es     |  |  |
| le clk_sys_tb          | 0       |          |                |          |          |                   |          |          |         |          |  |  |
| @ reset_sys_tb         | 0       |          |                |          |          |                   |          |          |         |          |  |  |
| > Minput_sertb(15:0)   | 1010110 |          |                |          |          | 10101100100101111 |          |          |         |          |  |  |
| > 🌿 segmenttb(6:0)     | 1001111 | 0001111  | 6003160        | 0110801  | 1001100  | 600101            | 0110000  | 0103600  | 6019610 | 6001111  |  |  |
| > NE AN_7_0_sys_tb(7.0 | 1111110 | 11111110 | 11111101       | 11111011 | 11119111 | 11101111          | 11011111 | 10111111 | 0111111 | 11111110 |  |  |

Fig. 18. Post-Implementation timing simulation

From the implementation result, our system work corrctly and the timing simulation delay is a little larger than the synthesis timing result for the layout and wiring.

The schematic for the implementation simulation is shown in Fig 19.



Fig. 19. Schematic

We can see a clear structure of the input and output, for the main part, we show the internal circuit, We can clearly see the hierarchical structure and parts of the circuit.

The device, package and resources are shown in Fig 20.

We can find our design takes little resources.



Fig. 20. Package, device and resources

#### 4 ON BOARD VERIFY

And finally, we generate the bitstream and program to the board, the actual result is correct with our derivation. The result is shown in Fig21. According to the user guide of Nexys, we write the constraints file to set the IO ports.



Fig. 21. Test on board

#### 5 EXTRA DESIGN

In the extra design, I design a digital counter with seven-segment display. Combined this lab and last lab vhdl structure together.

The block diagram for the system is shown in Fig 22. Clk\_wiz\_0 generate 10MHz clk from system 100MHz clk and pass the clk signal to two different pre\_counter. For the digital counter, the pre\_counter generate 1Hz clk and for seven-segments the pre\_counter generate 1KHz clk. Then decimal counter pass the output signal d1, d10 and d100 to the seven-segment display input. For the seven-segment other positions, we set them 0. Finally, we do the simulation, and match the input and output signal to the IO ports.

I set the load function to load the number from switches and a reset button to clear the counter. From the actual testing, my design work correctly.



Fig. 22. Block diagram for digital counter



Fig. 23. Counter: test on board

#### 6 CONCLUSION

In general, from this lab we mainly learned:

(1)How to use VIVADO do simulation for local part of the full system, that is, create different testbench file for different local block.

(2)How to design the circuit to achieve the function fo a hardware peripheral. To understand the principle of the hardware and write VHDL code to achieve.

(3)For a relatively complex digital system, how to group the components and design the layer structure. This part cost me the most time to finish for their are too many signals in the system and naming them is hard. We should find a suitable way to name these signals and write structure in an efficient way. For example, in this design I use many suffix in the signals' names to mark which components the signal belongs to.

Also, I met many bugs in this lab and solve them finally. One bug is that for the constraints file, it is case sensitive.

In a word, in this experiment, we combine the learned VHDL knowledge with the actual hardware principle, and use VHDL sequential, combinational logic circuit and two-segment method, structure design to successfully realize the display of seven-segment and display the counting output of a decimal counter.